This blog is regarding abstract submission for VSDOpen2018, which is the first online conference in VLSI, that covers all aspects of semiconductor technology with prime focus to build SoC using RISC-V CPU by illustrating exciting ways using (only) opensource EDA tools.
This conference has 6 symposia, out of which third symposia is to come up with innovative ways of Floorplanning to achieve best PPA. List of other symposia and session chair can be found in below link:
https://www.vlsisystemdesign.com/vsdopen2018-2/
This blog is about Symposium III – Floorplanning of digital IC’s for best area (abstract submission last date is 15th August, please see above link for details)
Couple of tips for submitting the best abstracts for Floorplanning will be take up any risc-v core (say picorv32 from Clifford Wolf or E31Core_Complex from SiFive) and synthesize digital blocks without pin hints to get the size of the digital block
Next, place it inside the project and put pad-frame around it, which will help you to see what’s the size of the core compared to size of the pad-frame. Is my pad-frame dominating the whole chip? Do I need to use a different set of pads, from what’s available library? Let’s investigate the below small example of raven_spi from SoC physical design webinar which happened couple of weeks
back